# **Training Program** Ref:F 7SERIE - 09/27/2025 # **Designing with the AMD 7-Series Families** # **COURSE DURATION** 2 days - 14 hours # TARGET OBJECTIVES AND SKILLS - 1- Describe the new CLB capabilities and the impact that they make on your HDL coding style - 2- Define the block RAM, FIFO, and DSP resources available - 3 Properly design for the I/O and SERDES resources - 4 Identify the MMCM, PLL, and clock routing resources - 5 Describe the hard resources available (DDR3, transceivers, ...) # **CONCERNED PUBLIC** - Technicians and Engineers in Digital Electronics - All our training courses are given at a distance and are accessible to people with reduced mobility. - People with disabilities may have special training needs. Our partner AGEFIPH accompanies us to implement the necessary adaptations related to your disability. Don't hesitate to to discuss your requirements. # **PREREQUISITES** - Basic knowledge FPGAs architectures - A successful first experience of designing an VHDL-based FPGA # **NOTES** • Release date: 15/11/2024 # **Training Program** ### Ref:F 7SERIE - 09/27/2025 # **COURSE CONTENT** #### DAY 1 - Objective 1 - 7 Series FPGA Overview {Lecture} - CLB Architecture {Lecture} - Slice Flip-Flops {Lecture} - HDL Coding Techniques {Lecture, Lab} - Objective 2 - Block RAM Memory Resources {Lecture, Lab} - FIFO Memory Resources {Lecture} DSP Resources {Lecture, Lab} # DAY 2 - Objective 3 - I/O Resources Overview {Lecture} - I/O Electrical Resources {Lecture} - ∘ I/O Logical Resources {Lecture, Lab} - Objective 4 - Clocking Resources {Lectures, Lab} - Objective 5 - Memory Controllers {Lecture} - Transceivers {Lecture} - Dedicated Hardware {Lecture} ### TEACHING METHODS AND SUPPORT - ASSESSMENT & RECOGNITION - Teaching methods: - Alternating lectures, technical questionnaires and exercises on individual machines. - Pedagogical follow-up: - Signed attendance sheet - Pedagogical assessment : - o Continuous assessment and progress sheet : - Technical questionnaire - Practical work results - Validation of objectives - Satisfaction survey: - o At the end of training: assessment form completed by the trainee - At 3 months: evaluation form completed by the trainee after application to the company - Certificate: - o Training certificate with assessment of learning provided to trainee - Certificate of completion provided to employer # **Training Program** Ref:F 7SERIE - 09/27/2025 # TEACHING METHODS - Inter-company online training : - o Fast Internet connection, webcam, headset - Presentation by Webex by Cisco - o Provision of course material in PDF format - Labs on individual Cloud PC by RealVNC # GREALVIC - Intra-company face-to-face training on customer site (details to be confirmed prior to training) - Suggested supply by the customer : - Training room - Video projector - Whiteboard - Individual PC with AMD tools - o Provided by MVD Training: - Course material in PDF format - Practical work on individual PCs (loan of equipment available on request) # RECOMMENDED COMPUTER HARDWARE - Inter-company online training : - Recent computer OS Linux or Windows 64-bits - o Fast Internet, webcam, headset - Software tool WebEx Cisco - AMD remote tools : - Software tool RealVNC Viewer - AMD local tools : - Software tool AMD Vivado - Face-to-face training on customer site : - o Recent computer OS Linux or Windows 64-bits - Software tool AMD Vivado ### **TEACHING STAFF** - William Duluc, Electronics and Telecoms Engineer, AMD Expert since 2009 and AMD Trainer since 2017 : - Expert AMD FPGA Language VHDL/Verilog RTL Design - Expert AMD SoC & MPSoC Language C/C++ System Design - o Expert DSP & AMD RFSoC HLS Matlab Design DSP RF - o Expert AMD Versal Al Engines Heteregenous System Architect # TECHNICAL, EDUCATIONAL, ADMINISTRATIVE AND FINANCIAL CONTACT William DULUC, 06 74 52 37 89, info@mvd-training.com